A Design of CMOS Analog-Digital Converter for High-Speed Low-power Applications
The Transactions of the Korea Information Processing Society (1994 ~ 2000), Vol. 2, No. 1, pp. 66-74, Jan. 1995
10.3745/KIPSTE.1995.2.1.66, PDF Download:
Abstract
Statistics
Show / Hide Statistics
Statistics (Cumulative Counts from September 1st, 2017)
Multiple requests among the same browser session are counted as one view.
If you mouse over a chart, the values of data points will be shown.
Statistics (Cumulative Counts from September 1st, 2017)
Multiple requests among the same browser session are counted as one view.
If you mouse over a chart, the values of data points will be shown.
|
Cite this article
[IEEE Style]
Y. S. Dae, H. K. Tae, C. K. Min, "A Design of CMOS Analog-Digital Converter for High-Speed Low-power Applications," The Transactions of the Korea Information Processing Society (1994 ~ 2000), vol. 2, no. 1, pp. 66-74, 1995. DOI: 10.3745/KIPSTE.1995.2.1.66.
[ACM Style]
Yi Seong Dae, Hong Kuk Tae, and Chung Kang Min. 1995. A Design of CMOS Analog-Digital Converter for High-Speed Low-power Applications. The Transactions of the Korea Information Processing Society (1994 ~ 2000), 2, 1, (1995), 66-74. DOI: 10.3745/KIPSTE.1995.2.1.66.